# **Deepak Kumar**

#### **Technical skills**

- o **EDA Tools:** Xilinx Vivado, Xilinx ISE, Synopsys DC , IC Compiler ,Cadence Virtuoso , Virtuoso Layout Editor
- o Programming: Verilog ,Python,Basic C
- o Development Kits: icoboard FPGA iCE40, Digilent ZedBoard Zynq®-7000 ARM/FPGA SoC
- Working experience with Raspberry Pi, Arduino

## **Work Experience**

o Worked as System Validation Engineer for 2 years in Cypress Semiconductor

### **Areas of Interest**

 Digital IC Design and Verification, Physical Design ,ASIC and FPGA based design,SoC based design, CMOS based design.

#### Education

## Academic Qualifications

| Academic Qualifications |                                                                                                                              |                                |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| 0                       | Indian Institute of Technology, Hyderabad M. Tech in Micro electronics and VLSI, CGPA, 9.2/10                                | <b>Hyderabad</b> 2017-present  |
| 0                       | Galgotias College of Engineering and Technology, UPTU  BTech in Electronics and Communication Engineering, Percentage, 76.76 | <b>Greater Noida</b> 2011–2015 |
| 0                       | <b>DIWAN Public School</b> Central Board of Secondary Examination, Percentage, <b>77.6</b>                                   | <b>Hapur, UP</b> 2009–2010     |
| 0                       | <b>DIWAN Public School</b> Central Board of Secondary Examination, Percentage, <b>77.2</b>                                   | <b>Hapur, UP</b> 2007–2008     |

## Academic Projects....

- o Designed a hardware random number generator and implemented on FPGA
- o Working on Instruction Set Randomisation (ISR) to avoid code-injection attacks on processors
- $\,\circ\,$  Design and simulated the architecture for reconfigurable FFT.
- o Design and synthesized 16- bit CORDIC hardware.
- o Designed and synthesized 16 bit Vedic multiplier .
- o Design, simulation, verification, layout, DRC, LVS and extraction simulation of half adder circuit...

## Relevant Course Work.....

- Digital IC Design\*
- Semiconductor Device Physics\*
- Mixed Signal Circuit Design\*
- Analog IC Design\*
- o Embedded Systems and Hardware Design
- VLSI Technology and CMOS Fabrication